Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-141. L1DIBAR
Address Offset
0x0000 4048
Physical address
0x0184 4048
Instance
IVA2.2 GEMXMC
Description
L1D Block Invalidate Base Address Register
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDR
Bits
Field Name
Description
Type
Reset
31:0
ADDR
Block base address
W
0x--------
Table 5-142. Register Call Summary for Register L1DIBAR
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
Table 5-143. L1DIWC
Address Offset
0x0000 404C
Physical address
0x0184 404C
Instance
IVA2.2 GEMXMC
Description
L1D Block Invalidate Word Count
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
WC
Bits
Field Name
Description
Type
Reset
31:16
Reserved
Write 0s for future compatibility. Read returns 0.
RW
0x0000
15:0
WC
Number of 32-bit words in the block
RW
0x0000
Table 5-144. Register Call Summary for Register L1DIWC
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
Table 5-145. L2WB
Address Offset
0x0000 5000
Physical address
0x0184 5000
Instance
IVA2.2 GEMXMC
Description
L2 global writeback
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
C
842
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated