
Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
31:0
ADDR
W
0x--------
Table 5-126. Register Call Summary for Register L2IBAR
IVA2.2 Subsystem Register Manual
•
Table 5-127. L2IWC
Address Offset
0x0000 401C
Physical address
0x0184 401C
Instance
IVA2.2 GEMXMC
Description
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
WC
Bits
Field Name
Description
Type
Reset
31:16
Reserved
Write 0s for future compatibility. Read returns 0.
RW
0x0000
15:0
WC
Number of 32-bit words in the block
RW
0x0000
Table 5-128. Register Call Summary for Register L2IWC
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
Table 5-129. L1PIBAR
Address Offset
0x0000 4020
Physical address
0x0184 4020
Instance
IVA2.2 GEMXMC
Description
L1P Block Invalidate Base Address Register
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDR
Bits
Field Name
Description
Type
Reset
31:0
ADDR
Block base address
W
0x--------
Table 5-130. Register Call Summary for Register L1PIBAR
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
839
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated