Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-41. Register Call Summary for Register INTXSTAT
IVA2.2 Subsystem Basic Programming Model
•
Interrupt Exception Programming Sequence
IVA2.2 Subsystem Register Manual
•
:
Table 5-42. INTXCLR
Address Offset
0x0000 0184
Physical address
0x0180 0184
Instance
IVA2.2 GEMIC
Description
Interrupt Exception Clear Register
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
CLEAR
Bits
Field Name
Description
Type
Reset
31:1
Reserved
Write 0s for future compatibility.
W
0x00000000
Read returns 0.
0
CLEAR
Interrupt exception status clear register:
W
0
Write 0: No effect
Write 1: Clears the Interrupt Exception Status register
Table 5-43. Register Call Summary for Register INTXCLR
IVA2.2 Subsystem Basic Programming Model
•
Interrupt Exception Programming Sequence
IVA2.2 Subsystem Register Manual
•
:
Table 5-44. INTDMASK
Address Offset
0x0000 0188
Physical address
0x0180 0188
Instance
IVA2.2 GEMIC
Description
Dropped Interrupt Mask Register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Reserved
IDM9
IDM8
IDM7
IDM6
IDM5
IDM4
IDM15
IDM14
IDM13
IDM12
IDM11
IDM10
Bits
Field Name
Description
Type
Reset
31:16
Reserved
Write 0 for future compatibility
RW
0
Read returns 0
15
IDM15
Dropped event mask for CPU interrupt #15
RW
0
14
IDM14
Dropped event mask for CPU interrupt #14
RW
0
13
IDM13
Dropped event mask for CPU interrupt #13
RW
0
12
IDM12
Dropped event mask for CPU interrupt #12
RW
0
11
IDM11
Dropped event mask for CPU interrupt #11
RW
0
10
IDM10
Dropped event mask for CPU interrupt #10
RW
0
9
IDM9
Dropped event mask for CPU interrupt #9
RW
0
8
IDM8
Dropped event mask for CPU interrupt #8
RW
0
810
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated