Public Version
www.ti.com
PRCM Register Manual
Table 3-489. PRM_VP1_STATUS
Address Offset
0x0000 00C4
Physical Address
0x4830 72C4
Instance
Global_Reg_PRM
Description
This register reflects the idle state of the Voltage Processor 1 (VDD1). This register is read only and
automatically updated.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
VPINIDLE
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Write 0s for future compatibility. Read is undefined.
R
0x00000000
0
VPINIDLE
Voltage Processor 1 idle status.
R
0x1
0x0: The Voltage Processor 1 is processing.
0x1: The Voltage Processor 1 is in idle state.
Table 3-490. Register Call Summary for Register PRM_VP1_STATUS
PRCM Basic Programming Model
•
:
•
PRM_VP_STATUS (Voltage Processor Status Register)
PRCM Register Manual
•
Global_Reg_PRM Register Summary
:
Table 3-491. PRM_VP2_CONFIG
Address Offset
0x0000 00D0
Physical Address
0x4830 72D0
Instance
Global_Reg_PRM
Description
This register allows the configuration of the Voltage Processor 2 (VDD2).
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ERROROFFSET
ERRORGAIN
INITVOLTAGE
RESERVED
INITVDD
VPENABLE
TIMEOUTEN
FORCEUPDATE
Bits
Field Name
Description
Type
Reset
31:24
ERROROFFSET
Offset value in the Error to Voltage converter (two's
RW
0x00
complement number).
23:16
ERRORGAIN
Gain value in the Error to Voltage converter (two's
RW
0x00
complement number).
15:8
INITVOLTAGE
Set the initial voltage level of the SMPS. It must be
RW
0x00
reconfigured before SmartReflex is enabled around a
new OPP.
7:4
RESERVED
Write 0s for future compatibility. Read is undefined.
R
0x0
645
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated