Public Version
PRCM Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:3
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00000000
2
ST_USBTLL
USB TLL wake-up status
RW
0x0
Read 0x0: USB TLL wake-up did not occur or was
masked.
Write 0x0: Status bit unchanged
Read 0x1: USB TLL wake-up occurred.
Write 0x1: Status bit is cleared to 0.
1:0
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
Table 3-352. Register Call Summary for Register PM_WKST3_CORE
PRCM Basic Programming Model
•
PM_WKST_ <domain_name> (Wake-Up Status Register)
PRCM Register Manual
•
Table 3-353. PM_PWSTCTRL_CORE
Address Offset
0x0000 00E0
Physical Address
0x4830 6AE0
Instance
CORE_PRM
Description
This register controls the CORE domain power state transition.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
POWERSTATE
MEM2ONSTATE
MEM1ONSTATE
MEM2RETSTATE
MEM1RETSTATE
LOGICRETSTATE
MEMORYCHANGE
SAVEANDRESTORE
Bits
Field Name
Description
Type
Reset
31:20
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x000
19:18
MEM2ONSTATE
Memory block 2 state when domain is ON
RW
0x3
0x0: Memory block 2 is OFF when domain is ON.
0x1: Memory block 2 is in RETENTION when domain is
ON.
0x2: Reserved
0x3: Memory block 2 is ON when domain is ON.
17:16
MEM1ONSTATE
Memory block 1 state when domain is ON
RW
0x3
0x0: Memory block 1 is OFF when domain is ON.
0x1: Memory block 1 is in RETENTION when domain is
ON.
0x2: Reserved
0x3: Memory block 1 is ON when domain is ON.
15:10
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00
9
MEM2RETSTATE
Memory block 2 state when domain is RETENTION
RW
0x1
0x0: Memory block 2 is OFF when domain is in
RETENTION state.
0x1: Memory block 2 is retained when domain is in
RETENTION state.
586
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated