Public Version
PRCM Register Manual
www.ti.com
Table 3-222. CM_SLEEPDEP_DSS
Address Offset
0x0000 0044
Physical Address
0x4800 4E44
Instance
DSS_CM
Description
This register allows enabling or disabling the sleep transition dependency of DSS domain with respect to
other domain.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
EN_IVA2
EN_MPU
EN_CORE
Bits
Field Name
Description
Type
Reset
31:3
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00000000
2
EN_IVA2
IVA2 domain dependency
RW
0x0
0x0: DSS domain sleep dependency with IVA2 domain is
disabled.
0x1: DSS domain sleep dependency with IVA2 domain is
enabled.
1
EN_MPU
MPU domain dependency
RW
0x0
0x0: DSS domain sleep dependency with MPU domain is
disabled.
0x1: DSS domain sleep dependency with MPU domain is
enabled.
0
EN_CORE
CORE domain dependency
RW
0
0x0: DSS domain sleep dependency with CORE domain
is disabled.
0x1: DSS domain sleep dependency with CORE domain
is enabled.
Table 3-223. Register Call Summary for Register CM_SLEEPDEP_DSS
PRCM Basic Programming Model
•
CM_SLEEPDEP_ <domain_name> (Sleep Dependency Control Register)
:
PRCM Register Manual
•
Table 3-224. CM_CLKSTCTRL_DSS
Address Offset
0x0000 0048
Physical Address
0x4800 4E48
Instance
DSS_CM
Description
This register enables the domain power state transition. It controls the HW supervised domain power
state transition between ACTIVE and INACTIVE states.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CLKTRCTRL_DSS
516
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated