Public Version
PRCM Register Manual
www.ti.com
Table 3-216. CM_IDLEST_DSS
Address Offset
0x0000 0020
Physical Address
0x4800 4E20
Instance
DSS_CM
Description
Modules access availability monitoring. This register is read only and automatically updated.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
ST_DSS_IDLE
ST_DSS_STDBY
Bits
Field Name
Description
Type
Reset
31:2
RESERVED
Read returns 0.
R
0x00000000
1
ST_DSS_IDLE
Display Sub-System idle status.
R
0x1
0x0: Display Sub-System is active.
0x1: Display Sub-System is in idle mode and cannot be
accessed.
0
ST_DSS_STDBY
Display Sub-System standby status.
R
0x1
0x0: Display Sub-System is active.
0x1: Display Sub-System is in standby mode.
Table 3-217. Register Call Summary for Register CM_IDLEST_DSS
PRCM Basic Programming Model
•
CM_IDLEST_ <domain_name> (Idle-Status Register)
:
PRCM Register Manual
•
Table 3-218. CM_AUTOIDLE_DSS
Address Offset
0x0000 0030
Physical Address
0x4800 4E30
Instance
DSS_CM
Description
This register controls the automatic control of the modules interface clock activity.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
AUTO_DSS
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00000000
0
AUTO_DSS
Display Sub-System auto clock control.
RW
0x0
0x0: Display Sub-System interface clock is unrelated to
the domain state transition.
0x1: Display Sub-System interface clock is automatically
enabled or disabled along with the domain state
transition.
512
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated