Public Version
PRCM Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:4
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0000000
3
RESERVED
Read returns 1.
R
0x1
2
ST_USBTLL
USB TLL idle status.
R
0x1
0x0: USB TLL can be accessed.
0x1: USB TLL cannot be accessed. Any access may
return an error.
1
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
0
RESERVED
Reserved for non-GP devices.
R
0x1
Table 3-149. Register Call Summary for Register CM_IDLEST3_CORE
PRCM Basic Programming Model
•
CM_IDLEST_ <domain_name> (Idle-Status Register)
:
PRCM Register Manual
•
Table 3-150. CM_AUTOIDLE1_CORE
Address Offset
0x0000 0030
Physical Address
0x4800 4A30
Instance
CORE_CM
Description
This register controls the automatic control of the CORE modules interface clock activity.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
AUTO_ICR
AUTO_I2C3
AUTO_I2C2
AUTO_I2C1
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
AUTO_HDQ
AUTO_MMC3
AUTO_MMC2
AUTO_MMC1
AUTO_GPT11
AUTO_GPT10
AUTO_UART2
AUTO_UART1
AUTO_MCSPI4
AUTO_MCSPI3
AUTO_MCSPI2
AUTO_MCSPI1
AUTO_MCBSP5
AUTO_MCBSP1
AUTO_HSOTGUSB
AUTO_MAILBOXES
AUTO_OMAPCTRL
Bits
Field Name
Description
Type
Reset
31
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0x0
30
AUTO_MMC3
MMC SDIO 3 auto clock control.
RW
0x0
0x0: MMC 3 interface clock is unrelated to the domain
state transition.
0x1: MMC 3 interface clock is automatically enabled or
disabled along with the domain state transition.
29
AUTO_ICR
ICR auto clock control.
RW
0x0
0x0: ICR interface clock is unrelated to the domain state
transition.
0x1: ICR interface clock is automatically enabled or
disabled along with the domain state transition.
28:26
RESERVED
Reserved for non-GP devices.
RW
0x0
25
AUTO_MMC2
MMC SDIO 2 auto clock control.
RW
0x0
0x0: MMC 2 interface clock is unrelated to the domain
state transition.
0x1: MMC 2 interface clock is automatically enabled or
disabled along with the domain state transition.
482
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated