
32K_FCLK
Software control
Hardware control
GPT2_ALWON_FCLK
PRCM.CM_FCLKEN_PER[3]
EN_GPT2
PRCM.CM_CLKSEL_PER[0]
CLKSEL_GPT2
PRCM.CM_FCLKEN_PER[4]
EN_GPT3
PRCM.CM_CLKSEL_PER[1]
CLKSEL_GPT3
PRCM.CM_FCLKEN_PER[5]
EN_GPT4
PRCM.CM_CLKSEL_PER[2]
CLKSEL_GPT4
PRCM.CM_FCLKEN_PER[6]
EN_GPT5
PRCM.CM_CLKSEL_PER[3]
CLKSEL_GPT5
PRCM.CM_FCLKEN_PER[7]
EN_GPT6
PRCM.CM_CLKSEL_PER[4]
CLKSEL_GPT6
PRCM.CM_FCLKEN_PER[8]
EN_GPT7
PRCM.CM_CLKSEL_PER[5]
CLKSEL_GPT7
PRCM.CM_FCLKEN_PER[9]
EN_GPT8
PRCM.CM_CLKSEL_PER[6]
CLKSEL_GPT8
PRCM.CM_FCLKEN_PER[10]
EN_GPT9
PRCM.CM_CLKSEL_PER[7]
CLKSEL_GPT9
GC
GC
GC
GC
GC
GC
GC
GC
PRCM.CM_FCLKEN_PER[16]
EN_GPIO5
PRCM.CM_FCLKEN_PER[15]
EN_GPIO4
PRCM.CM_FCLKEN_PER[14]
EN_GPIO3
PRCM.CM_FCLKEN_PER[13]
EN_GPIO2
PRCM.CM_FCLKEN_PER[12]
EN_WDT3
PER_32K_ALWON_FCLK
SYS_CLK
Source selection/division
PRCM.CM_FCLKEN_PER[17]
EN_GPIO6
GPT3_ALWON_FCLK
GPT4_ALWON_FCLK
GPT5_ALWON_FCLK
GPT6_ALWON_FCLK
GPT7_ALWON_FCLK
GPT8_ALWON_FCLK
GPT9_ALWON_FCLK
CL
PRCM.CM_FCLKEN_PER[1]
EN_MCBSP3
PRCM.CM_FCLKEN_PER[0]
EN_MCBSP2
PRCM.CM_FCLKEN_PER[2]
EN_MCBSP4)
PER_96M_FCLK
96M_ALWON_FCLK
CL
48M_FCLK
PRCM.CM_FCLKEN_PER[18]
EN_UART4
PER_48M_FCLK
GC
GS
prcm-068
PRCM.CM_FCLKEN_PER[11]
EN_UART3
Public Version
www.ti.com
PRCM Functional Description
3.5.3.7.12 PER Power Domain Clock Controls
and
show the clock controls for the PER power domain.
Figure 3-72. PER Power Domain Clock Controls: Part 1
347
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated