
Software control
Hardware control
Source selection/division
GPT10_FCLK
PRCM.CM_FCLKEN1_CORE[11]
EN_GPT10
PRCM.CM_CLKSEL_CORE[6]
CLKSEL_GPT10
GPT11_FCLK
PRCM.CM_FCLKEN1_CORE[12]
EN_GPT11
PRCM.CM_CLKSEL_CORE[7]
CLKSEL_GPT11
CM_32K_CLK
CM_SYS_CLK
GC
GC
PRCM.CM_FCLKEN3_CORE[1]
EN_TS
PRCM.CM_FCLKEN1_CORE[30]
EN_MMC3
PRCM.CM_FCLKEN1_CORE[25]
EN_MMC2
PRCM.CM_FCLKEN1_CORE[24]
EN_MMC1
CORE_32K_FCLK
GC
PRCM.CM_FCLKEN3_CORE[2]
EN_USBTLL
CORE_120M_FCLK
GC
120M_FCLK
PRCM.PM_PWSTCTRL_CORE[4]
SAVEANDRESTORE
USBTLL_SAR_FCLK
GC
OSC_SYS_CLK
96M_FCLK
PRCM.CM_FCLKEN1_CORE[9]
EN_McBSP1
PRCM.CM_FCLKEN1_CORE[25]
EN_MMC2
PRCM.CM_FCLKEN1_CORE[17]
EN_I2C3
PRCM.CM_FCLKEN1_CORE[14]
EN_UART2
PRCM.CM_FCLKEN1_CORE[19]
EN_McSPI2
PRCM.CM_FCLKEN1_CORE[20]
EN_McSPI3
PRCM.CM_FCLKEN1_CORE[13]
EN_UART1
CORE_96M_FCLK
48M_FCLK
CL
PRCM.CM_FCLKEN1_CORE[10]
EN_McBSP5
PRCM.CM_FCLKEN1_CORE[15]
EN_I2C1
PRCM.CM_FCLKEN1_CORE[16]
EN_I2C2
PRCM.CM_FCLKEN1_CORE[18]
EN_McSPI1
PRCM.CM_FCLKEN1_CORE[24]
EN_MMC1
CORE_48M_FCLK
CL
PRCM.CM_FCLKEN1_CORE[21]
EN_McSPI4
prcm-061
PRCM.CM_FCLKEN1_CORE[22]
EN_HDQ
CORE_12M_FCLK
12M_FCLK
GC
PRCM.CM_FCLKEN1_CORE[30]
EN_MMC3
Public Version
www.ti.com
PRCM Functional Description
3.5.3.7.6 CORE Power Domain Clock Controls
through
show the clock controls for the CORE power domain.
Figure 3-65. CORE Power Domain Clock Controls: Part 1
341
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated