Public Version
High-Speed USB Host Subsystem
www.ti.com
Table 22-226. CTRLDSSEGMENT
Address Offset
0x0000 0020
Physical Address
0x4806 4820
Instance
EHCI
Description
4G segment selector
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CDSS
Bits
Field Name
Description
Type
Reset
31:0
CDSS
This 32-bit register corresponds to the most significant
R
0x00000000
address bits [63:32] for all EHCI data structures.
Table 22-227. Register Call Summary for Register CTRLDSSEGMENT
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
Table 22-228. PERIODICLISTBASE
Address Offset
0x0000 0024
Physical Address
0x4806 4824
Instance
EHCI
Description
Frame list base address
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
BAL
RESERVED
Bits
Field Name
Description
Type
Reset
31:12
BAL
Base address (low)
RW
0x00000
These bits correspond to memory address signals.
11:0
RESERVED
Reserved
R
0x000
Table 22-229. Register Call Summary for Register PERIODICLISTBASE
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
•
High-Speed USB Host Subsystem Register Description
:
Table 22-230. ASYNCLISTADDR
Address Offset
0x0000 0028
Physical Address
0x4806 4828
Instance
EHCI
Description
Next asynchronous list address
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
LPL
RESERVED
Bits
Field Name
Description
Type
Reset
31:5
LPL
Link Pointer Low
RW
0x0000000
It contains the address of the next asynchronous queue
head to be executed.
3352
High-Speed USB Host Subsystem and High-Speed USB OTG Controller
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated