Public Version
McBSP Register Manual
www.ti.com
Table 21-134. ST_REV_REG
Address Offset
0x0000 0000
Physical Address
0x4902 8000
Instance
SIDETONE_McBSP2
0x4902 A000
SIDETONE_McBSP3
Description
SIDETONE Revision number register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
REV
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
Read returns 0x0.
R
0x000000
7:0
REV
IP revision
R
See
(1)
[7:4] Major revision
[3:0] Minor revision
Examples: 0x10 for 1.0, 0x21 for 2.1
(1)
TI internal data
Table 21-135. Register Call Summary for Register ST_REV_REG
McBSP Register Manual
•
SIDETONE Register Mapping Summary
Table 21-136. ST_SYSCONFIG_REG
Address Offset
0x0000 0010
Physical Address
0x4902 8010
Instance
SIDETONE_McBSP2
0x4902 A010
SIDETONE_McBSP3
Description
SIDETONE System Configuration register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
AUTOIDLE
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Read returns 0x0.
R
0x00000000
0
AUTOIDLE
Automatic McBSPi_ICLK clock gating
RW
0x1
0x0: McBSPi_ICLK clock auto-gating disabled.
0x1: McBSPi_ICLK clock auto-gating enabled.
Table 21-137. Register Call Summary for Register ST_SYSCONFIG_REG
McBSP Integration
•
McBSP Register Manual
•
SIDETONE Register Mapping Summary
3204
Multi-Channel Buffered Serial Port
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated