Public Version
UART/IrDA/CIR Register Manual
www.ti.com
Table 19-65. XON2_ADDR2_REG
Address Offset
0x014
Physical Address
See
to
Description
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
XON_WORD2
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Read returns 0.
R
0x000000
7:0
XON_WORD2
Stores the 8-bit XON2 character in UART modes and
RW
0x00
ADDR2 address 2 for IrDA modes
Table 19-66. Register Call Summary for Register XON2_ADDR2_REG
UART/IrDA/CIR Environment
•
:
UART/IrDA/CIR Functional Description
•
•
UART/IrDA (SIR, MIR, FIR)/CIR Mode Selection
•
:
UART/IrDA/CIR Basic Programming Model
•
Hardware and Software Flow Control Configuration
:
UART/IrDA/CIR Register Manual
•
UART/IrDA/CIR Register Summary
Table 19-67. XOFF1_REG
Address Offset
0x018
Physical Address
See
to
Description
UART mode XOFF1 character
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
XOFF_WORD1
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Read returns 0
R
0x000000
7:0
XOFF_WORD1
Stores the 8-bit XOFF1 character used in UART modes
RW
0x00
Table 19-68. Register Call Summary for Register XOFF1_REG
UART/IrDA/CIR Functional Description
•
•
UART/IrDA (SIR, MIR, FIR)/CIR Mode Selection
UART/IrDA/CIR Basic Programming Model
•
Hardware and Software Flow Control Configuration
:
UART/IrDA/CIR Register Manual
•
UART/IrDA/CIR Register Summary
2948UART/IrDA/CIR
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated