Public Version
MMU Register Manual
www.ti.com
Table 15-40. MMU_READ_CAM
Address Offset
0x068
Physical address
0x480B D468
Instance
MMU1 (Camera ISP MMU)
0x5D00 0068
MMU2 (IVA2.2 MMU)
Description
This register reads CAM data from a CAM entry.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
VATAG
Reserved
P
V
PAGESIZE
Bits
Field Name
Description
Type
Reset
31:12
VATAG
Virtual address tag
R
0x00000
11:4
Reserved
Reads return 0.
R
0x00
3
P
Preserved bit
R
0
0x0:
TLB entry can be flushed
0x1:
TLB entry is protected against flush
2
V
Valid bit
R
0
0x0:
TLB entry is invalid
0x1:
TLB entry is valid
1:0
PAGESIZE
Page size
R
0x0
0x0:
Section (1MB)
0x1:
Large page (64KB)
0x2:
Small page (4KB)
0x3:
Supersection (16MB)
Table 15-41. Register Call Summary for Register MMU_READ_CAM
Basic Programming Model
•
MMU Register Manual
•
Table 15-42. MMU_READ_RAM
Address Offset
0x06C
Physical address
0x480B D46C
Instance
MMU1 (Camera ISP MMU)
0x5D00 006C
MMU2 (IVA2.2 MMU)
Description
This register reads RAM data from a RAM entry.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PHYSICALADDRESS
Reserved
MIXED
Reserved
ENDIANNESS
ELEMENTSIZE
2698
Memory Management Units
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated