Public Version
www.ti.com
SCM Register Manual
Bits
Field Name
Description
Type
Reset
5:4
PRG_HDQ_LB
Effective TL length and farend capacitive load controls.
RW
0x0
This bit allows control of programmable drive/slew control on
IO cell. Format used in the field name below is:
(programmable_group_name)_(configurable_pin on IO cell)
See
for the allowed SC vs LB bit field
combinations !
3:2
PRG_HDQ_SC
Slew rate control bits.
RW
0x0
Format used in the field name below is :
(programmable_group_name)_(configurable_pin on IO cell)
See
for the allowed SC vs LB bitfield
combinations !
1
PRG_MCSPI1_MIN_CFG_LB
Format used in the field name below is :
RW
0
(programmable_group_name)_(configurable_pin on IO cell)
Far end load setting.Transmission Line (TL) characteristic
impedance is 50 Ohm, TL capacitance =1pF / cm:
0x0: Far end load = [1pF-10pF] / TL length=[1cm-6cm] 0x1:
Far end load = [10pF-16pF] / TL length=[1cm-6cm]
0
PRG_MCSPI1_CS1_LB
Format used in the field name below is :
RW
0
(programmable_group_name)_(configurable_pin on IO cell)
Far end load setting.Transmission Line (TL) characteristic
impedance is 50 Ohm, TL capacitance =1pF / cm:
0x0: Far end load = [1pF-10pF] / TL length=[1cm-6cm] 0x1:
Far end load = [10pF-16pF] / TL length=[1cm-6cm]
Table 13-149. Register Call Summary for Register CONTROL_PROG_IO2
SCM Functional Description
•
Signal Integrity Parameter Controls Overview
•
Device Interfaces Signal Group Controls Mapping
:
[1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16] [17] [18] [19]
SCM Programming Model
•
I2C I/O Internal Pullup Enable
:
•
MCBSP2 I/O Far End Load Settings
:
•
MCSPI1 I/O Far End Load Settings
SCM Register Manual
•
:
Table 13-150. CONTROL_MEM_RTA_CTRL
Address Offset
0x0000 019C
Physical Address
Instance
GENERAL
0x4800 240C
Description
control_mem_rta_ctrl register description
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
HD_MEM_RTA_SEL
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Reserved field
R
0x0000 0000
0
HD_MEM_RTA_SEL
Device level control for selection of RTA feature of HD
RW
0x1
memories in the device
1 : RTA enabled
0 : RTA disabled
2597
SWPU177N – December 2009 – Revised November 2010
System Control Module
Copyright © 2009–2010, Texas Instruments Incorporated