Public Version
Interrupt Controller Register Manual
www.ti.com
Table 12-42. INTCPS_PENDING_IRQn
Address Offset
0x098 + (0x20 * n)
Index
n = 0 to 2
Physical Address
0x4820 0098 + (0x20 * n)
Instance
MPU INTC
Description
This register contains the IRQ status after masking.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PENDINGIRQ
Bits
Field Name
Description
Type
Reset
31:0
PENDINGIRQ
IRQ status after masking.
R
0x00000000
Table 12-43. Register Call Summary for Register INTCPS_PENDING_IRQn
Interrupt Controller Functional Description
•
:
•
:
Interrupt Controller Register Manual
•
:
Table 12-44. INTCPS_PENDING_FIQn
Address Offset
0x09C + (0x20 * n)
Index
n = 0 to 2
Physical Address
0x4820 009C + (0x20 * n)
Instance
MPU INTC
Description
This register contains the FIQ status after masking.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PENDINGFIQ
Bits
Field Name
Description
Type
Reset
31:0
PENDINGFIQ
FIQ status after masking.
R
0x00000000
Table 12-45. Register Call Summary for Register INTCPS_PENDING_FIQn
Interrupt Controller Functional Description
•
:
•
:
Interrupt Controller Register Manual
•
:
Table 12-46. INTCPS_ILRm
Address Offset
0x100 + (0x4 * m)
Index
m = 0 to 95
Physical Address
0x4820 0100 + (0x4 * m)
Instance
MPU INTC
Description
These registers contain the priority for the interrupts and the FIQ/IRQ steering.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
PRIORITY
FIQNIRQ
Reserved
2432
Interrupt Controller
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated