Public Version
Interrupt Controller Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:2
Reserved
Write 0s for future compatibility. Read returns reset value.
R
0x00000000
1
NEWFIQAGR
Reset FIQ output and enable new FIQ generation.
W
-
Write 0x0:
No functional effect
Write 0x1:
Reset FIQ output and enable new FIQ generation.
0
NEWIRQAGR
New IRQ generation
W
-
Write 0x0:
No functional effect
Write 0x1:
Reset IRQ output and enable new IRQ generation.
Table 12-19. Register Call Summary for Register INTCPS_CONTROL
Interrupt Controller Functional Description
•
:
Interrupt Basic Programming Model
•
MPU INTC Preemptive Processing Sequence
Interrupt Controller Register Manual
•
:
Table 12-20. INTCPS_PROTECTION
Address Offset
0x04C
Physical Address
0x4820 004C
Instance
MPU INTC
Description
This register controls protection of the other registers. It can be accessed only in supervisor
mode, regardless of the current value of the protection bit.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
PROTECTION
Bits
Field Name
Description
Type
Reset
31:1
Reserved
Write 0s for future compatibility. Read returns reset
R
0x00000000
value.
0
PROTECTION
Protection mode
RW
0
0x0:
Protection mode is disabled (default).
0x1:
Protection mode is enabled. When enabled,
all the MPU INTC registers are accessible
only in privileged mode.
Table 12-21. Register Call Summary for Register INTCPS_PROTECTION
Interrupt Controller Functional Description
•
Interrupt Controller Register Manual
•
:
2426
Interrupt Controller
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated