Public Version
SDMA Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:24
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x-
0.
23:0
CH_BLT_FRGRND_COLOR_
Color key or solid color pattern: The pattern is replicated
RW
0x------
OR_SOLID_COLOR_PTRN
according to the data type. If the data-type is 8-bit the
pattern is replicated 4 times to fill the register in order to
enhance processing when data is packed at the graphic
module input. The same reasoning for 16-bit data-type.
Table 11-71. Register Call Summary for Register DMA4_COLORi
SDMA Functional Description
•
•
:
SDMA Basic Programming Model
•
SDMA Register Manual
•
:
Table 11-72. DMA4_CDPi
Address Offset
0x0000 00D0 + (i* 0x60)
index:
i = 0 to 31
Physical Address
Instance
SDMA
0x4805 60D0 + (i* 0x60)
Description
This register controls the various parameters of the link list mechanism
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
FAST
SRC_VALID
DEST_VALID
PAUSE_LINK_LIST
TRANSFER_MODE
NEXT_DESCRIPTOR_TYPE
Bits
Field Name
Description
Type
Reset
31:11
RESERVED
Write 0's for future compatibility. Reads return 0
RW
0x00000
10
FAST
Sets the fast-start mode for linked list descriptor types 1,
RW
0x0
2 and 3
0x0: No fast-start mode
0x1: Fast-start mode is enabled.
9:8
TRANSFER_MODE
Enable linked-list transfer mode
RW
0x0
0x0: Normal transfer mode is used.
0x1: Linked-list channel mode for type 1, 2, or 3
descriptor is used.
0x2: Undefined
0x3: Undefined
7
PAUSE_LINK_LIST
Suspend the linked-list transfer at completion of the
RW
0x0
current block transfer.
0x0: Linked list is active.
0x1: Linked list is suspended at the boundary of next
descriptor loading.
2400
SDMA
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated