Public Version
www.ti.com
SDMA Register Manual
Table 11-58. DMA4_CDEIi
Address Offset
0x0000 00AC + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 60AC + (i* 0x60)
Instance
SDMA
Description
Channel Destination Element Index (Signed)
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CHANNEL_DST_ELMNT_INDEX
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x0000
0.
15:0
CHANNEL_DST_ELMNT_INDEX Channel destination element index
RW
0x----
Table 11-59. Register Call Summary for Register DMA4_CDEIi
SDMA Register Manual
•
:
Table 11-60. DMA4_CDFIi
Address Offset
0x0000 00B0 + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 60B0 + (i* 0x60)
Instance
SDMA
Description
Channel Destination Frame Index (Signed) or 16-bit Packet size
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CH_DST_FRM_IDX_OR_16BIT_PKT_ELNT_NBR
Bits
Field Name
Description
Type
Reset
31:0
CH_DST_FRM_IDX_OR_
Channel destination frame index value if destination
RW
0x--------
16BIT_PKT_ELNT_NBR
address is in double index mode. Or if fs=bs=1 and
DMA_CCR[SEL_SRC_DST_SYNC]=0; the bit field [15:0]
gives the number of element in packet. The field [31:16]
is unused for the packet size..
Table 11-61. Register Call Summary for Register DMA4_CDFIi
SDMA Functional Description
•
:
SDMA Basic Programming Model
•
Hardware-Synchronized Transfer
:
SDMA Register Manual
•
:
2397
SWPU177N – December 2009 – Revised November 2010
SDMA
Copyright © 2009–2010, Texas Instruments Incorporated