Public Version
SDMA Register Manual
www.ti.com
Table 11-54. DMA4_CSEIi
Address Offset
0x0000 00A4 + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 60A4 + (i* 0x60)
Instance
SDMA
Description
Channel Source Element Index (Signed)
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CHANNEL_SRC_ELMNT_INDEX
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x0000
0.
15:0
CHANNEL_SRC_
Channel source element index
RW
0x----
ELMNT_INDEX
Table 11-55. Register Call Summary for Register DMA4_CSEIi
SDMA Register Manual
•
:
Table 11-56. DMA4_CSFIi
Address Offset
0x0000 00A8 + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 60A8 + (i* 0x60)
Instance
SDMA
Description
Channel Source Frame Index (Signed) or 16-bit Packet size
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CH_SRC_FRM_INDEX_OR_16BIT_PKT_ELNT_NBR
Bits
Field Name
Description
Type
Reset
31:0
CH_SRC_FRM_INDEX_OR_
Channel source frame index value if source address is in
RW
0x--------
16BIT_PKT_ELNT_NBR
double index mode. Or if fs=bs=1 and
DMA_CCR[SEL_SRC_DST_SYNC]=1; the bit field [15:0]
gives the number of element in packet. The field [31:16]
is unused for the packet size.
Table 11-57. Register Call Summary for Register DMA4_CSFIi
SDMA Functional Description
•
:
SDMA Basic Programming Model
•
Hardware-Synchronized Transfer
:
SDMA Register Manual
•
:
2396
SDMA
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated