
Public Version
SDMA Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
4:3
SIDLEMODE
Configuration port power management, Idle req/ack
RW
0x0
control
0x0: Force-idle. An idle request is acknowledged
unconditionally
0x1: No-idle. An idle request is never acknowledged
0x2: Smart-idle. Idle acknowledge is given by DMA4 if all
of the conditions are true:
1. All the channels are disabled.
2. If hardware synchronized channel is enabled, then no
DMA request input is asserted and no requests are
pending to be serviced.
3. All transactions are completed on all the DMA ports.
4.No interrupts are pending to be serviced.
0x3: reserved - do not use
2
RESERVED
Write 0s for future compatibility, Reads return 0
RW
0x0
1
RESERVED
Reserved for non-GP device
RW
0x0
0
AUTOIDLE
Internal OCP clock gating strategy
RW
0x0
0x0: OCP clock is free running
0x1: Automatic OCP clock gating strategy is applied,
based on the OCP interface activity.
Table 11-25. Register Call Summary for Register DMA4_OCP_SYSCONFIG
SDMA Integration
•
:
SDMA Register Manual
•
:
Table 11-26. DMA4_CAPS_0
Address Offset
0x0000 0064
Physical Address
0x4805 6064
Instance
SDMA
Description
DMA Capabilities Register 0 LSW
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
CONST_FILL_CPBLTY
LINK_LIST_CPBLTY_TYPE4
LINK_LIST_CPBLTY_TYPE123
TRANSPARENT_BLT_CPBLTY
Bits
Field Name
Description
Type
Reset
31:22
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x000
0.
21
LINK_LIST_CPBLTY_TYPE4
Link List capability for type4 descriptor
R
0x0
0x0: No Link List capability for type4 descriptor
0x1: Link List capability for type4 descriptor is supported
2378
SDMA
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated