Public Version
www.ti.com
Camera ISP Register Manual
Table 6-197. Register Call Summary for Register CCP2_LCM_VSIZE
Camera ISP Functional Description
•
Camera ISP CSI1/CCP2B Memory Read Channel
:
Camera ISP Register Manual
•
Camera ISP CCP2 Register Summary
Table 6-198. CCP2_LCM_HSIZE
Address Offset
0x0000 01D8
Physical Address
0x480B C5D8
Instance
ISP_CCP2
Description
Memory read channel horizontal framing register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
COUNT
SKIP
RESERVED
RESERVED
Bits
Field Name
Description
Type
Reset
31:29
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0x0
28:16
COUNT
Horizontal count of pixels to output after the skipped
RW
0x001
pixels
Valid values: 1–8191
15:13
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0x0
12:0
SKIP
Horizontal count of pixels to skip after the start of the line.
RW
0x000
Valid values: 0–8191
0 disables pixel skipping
Table 6-199. Register Call Summary for Register CCP2_LCM_HSIZE
Camera ISP Functional Description
•
Camera ISP CSI1/CCP2B Memory Read Channel
:
Camera ISP Basic Programming Model
•
Camera ISP CSI1/CCP2B Read Data from Memory
:
Camera ISP Register Manual
•
Camera ISP CCP2 Register Summary
•
Camera ISP CCP2 Register Description
Table 6-200. CCP2_LCM_PREFETCH
Address Offset
0x0000 01DC
Physical Address
0x480B C5DC
Instance
ISP_CCP2
Description
This register defines the amount of data to be fetched from memory. It must be consistent with the
register (see
, CCP2 Receiver Basic Programming Model).
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
HWORDS
RESERVED
1369
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated