
Public Version
Camera ISP Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:2
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0x00000000
1
LCM_OCPERROR
An Interconnect error occurred on the master read port.
RW
0x0
1toClr
0x0: READS: Event is false. WRITES: Status bit
unchanged
0x1: READS: Event is true (pending). WRITES: Status bit
is reset.
0
LCM_EOF
Memory read channel - End of frame
RW
0x0
1toClr
0x0: READS: Event is false. WRITES: Status bit
unchanged
0x1: READS: Event is true (pending). WRITES: Status bit
is reset.
Table 6-163. Register Call Summary for Register CCP2_LCM_IRQSTATUS
Camera ISP Integration
•
Camera ISP Register Manual
•
Camera ISP CCP2 Register Summary
Table 6-164. CCP2_CTRL
Address Offset
0x0000 0040
Physical Address
0x480B C440
Instance
ISP_CCP2
Description
GLOBAL CONTROL REGISTER. This register controls the CCP2B RECEIVER module. This register is
not modified dynamically (except IF_EN bit field).
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
FRACDIV
BURST
INV
IF_EN
MODE
FRAME
POSTED
DBG_EN
PHY_SEL
RESERVED
IO_OUT_SEL
VP_CLK_POL
VP_ONLY_EN
VP_CLK_FORCE_ON
Bits
Field Name
Description
Type
Reset
31:15
FRACDIV
Fractional clock divider control for the video port.
RW
0x10000
The means video port clock is VPBASECLOCK *
FRACDIV/65536.
14
POSTED
Selects between posted and nonposted writes
RW
0x0
0x0: Nonposted
0x1: Posted
13
DBG_EN
Enables the debug mode
0x0
0x0: Disable
0x1: Enable
12
VP_CLK_POL
VP clock polarity
RW
0x0
0x0: The CCP2B RECEIVER module writes the data on
the VP on the pixel clock falling edge. The module
connected to the VP samples the data on the pixel clock
rising edge.
0x1: The CCP2B RECEIVER module writes the data on
the VP on the pixel clock raising edge. The module
connected to the VP samples the data on the pixel clock
falling edge.
1354
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated