Public Version
Camera ISP Register Manual
www.ti.com
Table 6-156. CCP2_LC23_IRQENABLE
Address Offset
0x0000 0014
Physical Address
0x480B C414
Instance
ISP_CCP2
Description
INTERRUPT ENABLE REGISTER - LOGICAL CHANNELS 2 and 3 This register regroups all the events
related to logical channel 2 and logical channel 3. The events related to logical channel 2 trigger
SINTERRUPTN[2]. The events related to logical channel 3 trigger SINTERRUPTN[3]. The channel is
enabled for events to be generated on that channel.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
RESERVED
LC3_LE_IRQ
LC3_LS_IRQ
LC2_LE_IRQ
LC2_LS_IRQ
LC3_FS_IRQ
LC3_FE_IRQ
LC2_FS_IRQ
LC2_FE_IRQ
LC3_FW_IRQ
LC2_FW_IRQ
LC3_FSP_IRQ
LC2_FSP_IRQ
LC3_FSC_IRQ
LC2_FSC_IRQ
LC3_SSC_IRQ
LC2_SSC_IRQ
LC3_CRC_IRQ
LC2_CRC_IRQ
LC3_COUNT_IRQ
LC2_COUNT_IRQ
LC3_FIFO_OVF_IRQ
LC2_FIFO_OVF_IRQ
Bits
Field Name
Description
Type
Reset
31:28
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0x0
27
LC3_FS_IRQ
Logical channel 3 - Frame start synchronization code
RW
0x0
detection
0x0: Event is masked.
0x1: Event generates an interrupt when it occurs.
26
LC3_LE_IRQ
Logical channel 3 - Line end synchronization code
RW
0x0
detection
0x0: Event is masked.
0x1: Event generates an interrupt when it occurs.
25
LC3_LS_IRQ
Logical channel 3 - Line start synchronization code
RW
0x0
detection
0x0: Event is masked.
0x1: Event generates an interrupt when it occurs.
24
LC3_FE_IRQ
Logical channel 3 - Frame end synchronization code
RW
0x0
detection
0x0: Event is masked.
0x1: Event generates an interrupt when it occurs.
23
LC3_COUNT_IRQ
Logical channel 3 - Frame counter reached
RW
0x0
0x0: Event is masked.
0x1: Event generates an interrupt when it occurs.
22
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0x0
21
LC3_FIFO_OVF_IRQ
Logical channel 3 - FIFO overflow error
RW
0x0
0x0: Event is masked.
0x1: Event generates an interrupt when it occurs.
20
LC3_CRC_IRQ
Logical channel 3 - CRC error
RW
0x0
0x0: Event is masked.
0x1: Event generates an interrupt when it occurs.
19
LC3_FSP_IRQ
Logical channel 3 - FSP error
RW
0x0
0x0: Event is masked.
0x1: Event generates an interrupt when it occurs.
18
LC3_FW_IRQ
Logical channel 3 - Frame width error
RW
0x0
0x0: Event is masked.
0x1: Event generates an interrupt when it occurs.
1348
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated