Public Version
www.ti.com
Camera ISP Register Manual
Table 6-153. Register Call Summary for Register CCP2_LC01_IRQENABLE
Camera ISP Integration
•
[0] [1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16] [17] [18] [19] [20] [21]
Camera ISP Basic Programming Model
•
Camera ISP CSI1/CCP2B Event and Status Checking
Camera ISP Register Manual
•
Camera ISP CCP2 Register Summary
Table 6-154. CCP2_LC01_IRQSTATUS
Address Offset
0x0000 0010
Physical Address
0x480B C410
Instance
ISP_CCP2
Description
INTERRUPT STATUS REGISTER - LOGICAL CHANNELS 0 and 1 This register regroups all the events
related to logical channel 0 and logical channel 1. The events related to logical channel 0 trigger
SINTERRUPTN[0]. The events related to logical channel 1 trigger SINTERRUPTN[1]. The channel is
enabled for events to be generated on that channel.
Type
RW 1toClr
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
RESERVED
LC1_LE_IRQ
LC1_LS_IRQ
LC0_LE_IRQ
LC0_LS_IRQ
LC1_FS_IRQ
LC1_FE_IRQ
LC0_FS_IRQ
LC0_FE_IRQ
LC1_FW_IRQ
LC0_FW_IRQ
LC1_FSP_IRQ
LC0_FSP_IRQ
LC1_FSC_IRQ
LC0_FSC_IRQ
LC1_SSC_IRQ
LC0_SSC_IRQ
LC1_CRC_IRQ
LC0_CRC_IRQ
LC1_COUNT_IRQ
LC0_COUNT_IRQ
LC1_FIFO_OVF_IRQ
LC0_FIFO_OVF_IRQ
Bits
Field Name
Description
Type
Reset
31:28
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0x0
27
LC1_FS_IRQ
Logical channel 1 - Frame start synchronization code
RW
0x0
detection status
1toClr
0x0: READS: Event is false. WRITES: Status bit
unchanged
0x1: READS: Event is true (pending). WRITES: Status bit
is reset.
26
LC1_LE_IRQ
Logical channel 1 - Line end synchronization code
RW
0x0
detection status
1toClr
0x0: READS: Event is false. WRITES: Status bit
unchanged
0x1: READS: Event is true (pending). WRITES: Status bit
is reset.
25
LC1_LS_IRQ
Logical channel 1 - Line start synchronization code
RW
0x0
detection status
1toClr
0x0: READS: Event is false. WRITES: Status bit
unchanged
0x1: READS: Event is true (pending). WRITES: Status bit
is reset.
24
LC1_FE_IRQ
Logical channel 1 - Frame end synchronization code
RW
0x0
detection status
1toClr
0x0: READS: Event is false. WRITES: Status bit
unchanged
0x1: READS: Event is true (pending). WRITES: Status bit
is reset.
1345
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated