Public Version
Camera ISP Functional Description
www.ti.com
Table 6-24. Camera ISP CSI1/CCP2B Memory-to-Memory Supported Operations (continued)
Memor
Memory Output
y Input
RAW
RAW6
RAW6
RAW6
RAW6
RAW6
RAW7
RAW7
RAW7
RAW7
RAW7
RAW7
RAW8
RAW8
RAW1
RAW1
RAW1
RAW1
RAW1
RAW1
6
+PAC
+DPC
+PAC
+DPC
+PAC
+PAC
+DPC
+PAC
+DPC
+PAC
+DPC
0
0+PAC
2
2+PAC
4
6
K
M
K+DP
M_AD
K+DP
K
M
K+DP
M_AD
K+DP
M
K
K
CM
V
CM_A
CM
V
CM_A
DV
DV
RAW1
2
RAW1
2 +
PACK
RAW1
4
RAW1
6
NOTE:
Video processing hardware and memory destinations are mutually exclusive.
summarizes supported modes for memory-to-video port operations.
Table 6-25. Camera ISP CSI1/CCP2B Memory-to-Video Processing Hardware Supported Formats
Memory Input
Video Port Output
RAW6
RAW7
RAW8
RAW10
RAW12
RAW14
RAW16
RAW6
x
RAW6 + PACK
x
RAW6 + DPCM
x
RAW6 + PACK +
x
DPCM
RAW6 + DPCM_ADV
x
RAW6 + PACK +
x
DPCM_ADV
RAW7
x
RAW7 + PACK
x
RAW7 + DPCM
X
RAW7 + PACK +
X
DPCM
RAW7 + DPCM_ADV
X
1168Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated