Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-772. iLF_IRQLOG
Address Offset
0x0000 05F4
Physical Address
0x000A 15F4
Instance
iLF
Description
IRQ Log register captures a one on bit 0 if the endpgm() instruction has been executed and a one on bits 1 to 15
for the first 15 GenerateIT() instructions executed (beyond 15, GenerateIT() events are logged into bit 15)
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
GENEITEVENTLOG
ENDPGMEVENTLOG
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Read returns 0.
R
0x0000
15:1
GENEITEVENTLOG
GenerateIT() instructions event log
R
0x0000
0
ENDPGMEVENTLOG
endpgm() instruction event log.
R
0x0
Table 5-773. Register Call Summary for Register iLF_IRQLOG
IVA2.2 Subsystem Register Manual
•
Table 5-774. iLF_EFPTD
Address Offset
0x0000 05F8
Physical Address
0x000A 15F8
Instance
iLF
Description
32-bit generic data extracted from EFPT
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
HIGHBITS
LOWBITS
RESERVED
Bits
Field Name
Description
Type
Reset
31
RESERVED
read returns 0.
R
0x-
30:25
HIGHBITS
5 bit bitfield, extracted with a second address (EFP_A2), out of
R
0x--
EFPT
24:0
LOWBITS
25 bit bitfield, extracted with a first address (EFP_A1), out of EFPT
R
0x-------
Table 5-775. Register Call Summary for Register iLF_EFPTD
IVA2.2 Subsystem Register Manual
•
1074
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated