Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-610. VLCD_HEAD_ADDR
Address Offset
0x0000 10CC
Physical Address
0x0008 10CC
Instance
iVLCD
Description
This register sets the base address for header data to be inserted.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
HDADDR
Bits
Field Name
Description
Type
Reset
31:11
RESERVED
Write 0s for future compatibility
RW
0x00
Read returns 0
10:0
HDADDR
Base address for header data to be inserted
RW
0x000
Must be align on a 32-bit boundary
Table 5-611. Register Call Summary for Register VLCD_HEAD_ADDR
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
Table 5-612. VLCD_HEAD_NUM
Address Offset
0x0000 10D0
Physical Address
0x0008 10D0
Instance
iVLCD
Description
This register sets the number of header data to be inserted.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
HDNUM
Bits
Field Name
Description
Type
Reset
31:10
RESERVED
Write 0s for future compatibility
RW
0x00
Read returns 0
9:0
HDNUM
Number of header data to be inserted
RW
0x000
1 to 1023
Table 5-613. Register Call Summary for Register VLCD_HEAD_NUM
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
Table 5-614. VLCD_QIQ_CONFIGj
Address Offset
0x0000 10D4 + (0x4*j)
Physical Address
0x0008 10D4 + (0x4*j)
Instance
iVLCD
Description
This register sets the Q/IQ config for block i
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
SCANMODE
QSEL
IQSEL
DCSEL
RESERVED
RESERVED
RESERVED
1028
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated