Scan IF Operation
30-12
Scan IF
For each input there are two DAC registers to set the reference level as listed
in Table 30−3. Together with the last stored output of the comparator,
SIFxOUT, the two levels can be used as an analog hysteresis as shown in
Figure 30−6. The individual settings for the four inputs can be used to
compensate for mismatches between the sensors.
Table 30−3.Selected DAC Registers
Selected Output Bit,
SIFxOUT
Last Value of
SIFxOUT
DAC Register Used
SIF0OUT
0
SIFDACR0
1
SIFDACR1
SIF1OUT
0
SIFDACR2
1
SIFDACR3
SIF2OUT
0
SIFDACR4
1
SIFDACR5
SIF3OUT
0
SIFDACR6
1
SIFDACR7
Figure 30−6. Analog Hysteresis With DAC Registers
DAC Output Voltage
Input Voltage
SIF1OUT
Time
SIFDACR2
SIFDACR3
When TESTDX = 1, the SIFDACR6 and SIFDACR7 registers are used as the
comparator reference as described in Table 30−4.
Table 30−4.DAC Register Select When TESTDX = 1
SIFTESTS1(tsm)
DAC Register Used
0
SIFDACR6
1
SIFDACR7
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...