MTIF Registers
630
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Metering Test Interface (MTIF)
23.4.5 MTIFPCCNF Register (Offset = 8h) [reset = 9600h]
MTIFPCCNF is shown in
and described in
.
Return to
Pulse Counter Configuration Register
Figure 23-9. MTIFPCCNF Register
15
14
13
12
11
10
9
8
PCPW
RH/W-96h
7
6
5
4
3
2
1
0
RESERVED
PCCLR
RESERVED
PCEN
R/W-0h
RH/W1S-0h
R/W-0h
R/W1S-0h
Table 23-10. MTIFPCCNF Register Field Descriptions
Bit
Field
Type
Reset
Description
15-8
PCPW
RH/W
96h
Pulse counter password. Always reads as 0x96. Must be written as
0xA5 for register changes to be effective. This password differs from
the pin configuration and pulse generator passwords
Reset type: PUC
96h (R) = PCPW_R : Read value while locked
A5h (W) = PCPW : 0xA5
7-3
RESERVED
R/W
0h
2
PCCLR
RH/W1S
0h
Pulse counter clear. This bit allows to clear the pulse counter when
set to one (MTIFPCCNF.PCEN has to be one to perform a clear).
Note!: A clear request is being latched and released after the clear is
executed. While MTIFPCCNF.PCEN=0 a time shift is generated. The
clear occurs then after the clock is reenabled. This bit is for
triggering only; it's state cannot be read back
Reset type: PUC
1
RESERVED
R/W
0h
0
PCEN
R/W1S
0h
PC sub module enable. This bit enables the PC sub module when
set to one
Reset type: POR