MTIF Registers
626
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Metering Test Interface (MTIF)
23.4.1 MTIFPGCNF Register (Offset = 0h) [reset = 6970h]
MTIFPGCNF is shown in
and described in
Return to
Pulse Generator Configuration Register
Figure 23-5. MTIFPGCNF Register
15
14
13
12
11
10
9
8
PGPW
RH/W-69h
7
6
5
4
3
2
1
0
RESERVED
PGFS
RESERVED
PGCLR
RESERVED
PGEN
R/W-0h
R/W-7h
R/W-0h
RH/W1S-0h
R/W-0h
R/W-0h
Table 23-6. MTIFPGCNF Register Field Descriptions
Bit
Field
Type
Reset
Description
15-8
PGPW
RH/W
69h
PG password. Always reads as 0x69. Must be written as 0x5A for
register changes to be effective. This password differs from the pin
configuration and pulse counter passwords.
Reset type: PUC
5Ah (W) = PGPW : Must be written as 0x5A for register changes to
be effective.
69h (R) = PGPW_R : Read value while locked
7
RESERVED
R/W
0h
6-4
PGFS
R/W
7h
PG pulse grid frequency select. This value determines at which time
grid pulses are generated. The pulse generator frame frequency is
an 1/256th of this (MTIFPGCNF.PGEN has to be one to perform a
change).
Reset type: PUC
0h (R/W) = Pulse grid frequency is set to 8 Hz (nominal)
1h (R/W) = Pulse grid frequency is set to 16 Hz (nominal)
2h (R/W) = Pulse grid frequency is set to 32 Hz (nominal)
3h (R/W) = Pulse grid frequency is set to 64 Hz (nominal)
4h (R/W) = Pulse grid frequency is set to 128 Hz (nominal)
5h (R/W) = Pulse grid frequency is set to 256 Hz (nominal)
6h (R/W) = Pulse grid frequency is set to 512 Hz (nominal)
7h (R/W) = Pulse grid frequency is set to 1024 Hz (nominal) default
3
RESERVED
R/W
0h
2
PGCLR
RH/W1S
0h
PG pulse counter clear. This bit allows to clear the pulse generator
(MTIFPGCNF.PGEN has to be set to one to perform a clear). Note!:
A clear request is being latched and released after the clear is
executed. While MTIFPGCNF.PCEN =0 a time shift is generated.
The clear occurs then after the clock is reenabled. This bit is for
triggering only; it's state cannot be read back
Reset type: PUC
1
RESERVED
R/W
0h
0
PGEN
R/W
0h
PG sub module enable. This bit enables the PG sub module when
set to one
Reset type: POR