SDHSCTL0.AUTOSSDIS = 1, SDHSCTL0.INTDLY = 2
SDHS is
Power Off
SDHS Settling Time
Conversion Start
First Sample
Wait for SC
Second Sample
Third Sample
First Output
SDHSCTL4.SDHSON or
ASQ_ACQARM
SDHSCTL5.SSTART or
ASQ_ACQTRIG
SSTRG Interrupt
DTRDY Interrupt
Conversion
Conversion
Conversion
SDHS is
Power Off
SDHS Settling Time
Conversion Start
First Sample
Wait for SC
Conversion
Stop
Last
Sample
Sample
Sample
SDHS remains
Power On
SDHSCTL4.SDHSON or
ASQ_ACQARM
SDHSCTL5.SSTART or
ASQ_ACQTRG
SDHSCTL0.AUTOSSDIS = 1 and SDHSCTL2.SMPCTLOFF = 1
ACQDONE Interrupt
SDHSCTL5.SDHS_LOCK bit
(Read Only)
SSTRG Interrupt
Conversion
Conversion
Conversion
SDHS Functional Operation
589
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sigma-Delta High Speed (SDHS)
Figure 22-22. Conversion Start and Stop When SDHSCTL0.AUTOSSDIS = 1
22.2.9 INTDLY (Interrupt Delay) bits
After conversion start, the position of the first output data to the internal data buffer and the first
SDHSRIS.DTRDY interrupt can be adjusted by the SDHSCTL0.INTDLY delay. Any skipped data is
permanently lost. The delay is applied each time conversion starts. The SDHSRIS.OVF (overflow)
interrupt is not enabled for the selected number of delay samples.
shows the first interrupt
position when SDHSCTL0.INTDLY = 2. The window comparator feature is not applied to the skipped
samples (see
for the window comparator).
Figure 22-23. First Interrupt Position With SDHSCTL0.INTDLY = 2
By the nature of sigma-delta ADC converters, if a steep and abrupt input level change (like a step
function) is applied, a few samples are needed before the full input level is reached at the output. The
INTDLY can be used if the unsettled output data should be skipped. This skipping is not required for most
applications. See
for the output data settling time.