SAPH and SAPH_A Registers
538
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sequencer for Acquisition, Programmable Pulse Generator, and Physical
Interface (SAPH, SAPH_A)
21.8.21 SAPHICTL0 /SAPH_AICTL0 Register (Offset = 30h) [reset = 90h]
SAPHICTL0/SAPH_AICTL0 is shown in
and described in
.
Return to
Physical Interface Input Control #0
Figure 21-41. SAPHICTL0/SAPH_AICTL0 Register
15
14
13
12
11
10
9
8
RESERVED
XPBSW1
XPBSW0
RESERVED
XPB1FEN
XPB0FEN
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
DUMEN
RESERVED
MUXCTL
MUXSEL
R/W-1h
R/W-0h
R/W-1h
R/W-0h
Table 21-26. SAPHICTL0/SAPH_AICTL0 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-14
RESERVED
R/W
0h
13
XPBSW1
R/W
0h
External PGA Bias Switch 1 control (only on SAPH_A)
Reset type: PUC
0h (R/W) = External bias switch is open (no bias driven)
1h (R/W) = External bias switch is closed (bias is driven)
12
XPBSW0
R/W
0h
External PGA Bias Switch 0 control (only on SAPH_A)
Reset type: PUC
0h (R/W) = External bias switch is open (no bias driven)
1h (R/W) = External bias switch is closed (bias is driven)
11-10
RESERVED
R/W
0h
9
XPB1FEN
R/W
0h
XPB1 Pin Function Enable(only on SAPH_A)
Reset type: PUC
0h (R/W) = XPB1 pin function disabled
1h (R/W) = XPB1 pin function enabled
8
XPB0FEN
R/W
0h
XPB0 Pin Function Enable(only on SAPH_A)
Reset type: PUC
0h (R/W) = XPB0 pin function disabled
1h (R/W) = XPB0 pin function enabled
7
DUMEN
R/W
1h
PGA dummy load enable on the deselected multiplexer inputs.
Reset type: PUC
0h (R/W) = PGA dummy input load is Hi-Z.
1h (R/W) = PGA dummy input load matches the PGA input
impedance.
6-5
RESERVED
R/W
0h
4
MUXCTL
R/W
1h
Input Multiplexer Control source
Reset type: PUC
0h (R/W) = The input multiplexer is controlled by
SAPHICTL0.MUXSEL (register mode)
1h (R/W) = The input multiplexer is controlled by ASQ (auto mode)