SAPH and SAPH_A Registers
523
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sequencer for Acquisition, Programmable Pulse Generator, and Physical
Interface (SAPH, SAPH_A)
21.8.6 SAPHISR/SAPH_AISR Register (Offset = Ah) [reset = 0h]
SAPHISR/SAPH_AISR is shown in
and described in
.
Return to
Interrupt Set Register
Figure 21-26. SAPHISR/SAPH_AISR Register
15
14
13
12
11
10
9
8
RESERVED
DAV
RESERVED
W-0h
HW1S-0h
W-0h
7
6
5
4
3
2
1
0
RESERVED
PNGDN
SEQDN
TMFTO
DATAERR
W-0h
HW1S-0h
HW1S-0h
HW1S-0h
HW1S-0h
Table 21-11. SAPHISR/SAPH_AISR Register Field Descriptions
Bit
Field
Type
Reset
Description
15
RESERVED
W
0h
14
DAV
HW1S
0h
Writing one this bit to set RIS.DAV by software.
Reset type: PUC
13-4
RESERVED
W
0h
3
PNGDN
HW1S
0h
Writing one this bit to generate a PNGDN interrupt by software.
Reset type: PUC
2
SEQDN
HW1S
0h
Writing one this bit to generate a SEQDN interrupt by software.
Reset type: PUC
1
TMFTO
HW1S
0h
Writing one this bit to generate a TIMEMARK F (timeout) interrupt by
software.
Reset type: PUC
0
DATAERR
HW1S
0h
Writing one this bit generates a DATAERR interrupt by software.
Reset type: PUC