SAPH and SAPH_A Registers
521
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sequencer for Acquisition, Programmable Pulse Generator, and Physical
Interface (SAPH, SAPH_A)
21.8.4 SAPHIMSC/SAPH_AIMSC Register (Offset = 6h) [reset = 0h]
SAPHIMSC/SAPH_AIMSC is shown in
and described in
.
Return to
Interrupt Mask Register
Figure 21-24. SAPHIMSC/SAPH_AIMSC Register
15
14
13
12
11
10
9
8
RESERVED
R/W-0h
7
6
5
4
3
2
1
0
RESERVED
DAV
PNGDN
SEQDN
TMFTO
DATAERR
R/W-0h
RH-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
Table 21-9. SAPHIMSC/SAPH_AIMSC Register Field Descriptions
Bit
Field
Type
Reset
Description
15-5
RESERVED
R/W
0h
4
DAV
RH
0h
This bit indicates a DMA access violation
Reset type: PUC
3
PNGDN
R/W
0h
This bit enables the PNGDN interrupt
Reset type: PUC
2
SEQDN
R/W
0h
This bit enables the SEQDN interrupt
Reset type: PUC
1
TMFTO
R/W
0h
This bit enables the TIMEMARK F (timeout) interrupt.
Reset type: PUC
0
DATAERR
R/W
0h
This bit enables the DATAERR interrupt.
Reset type: PUC