
High Byte
Low Byte
Register - Ad dress-Word Operation
Register
Memory
Operation
Memory
Unused
0
2
2
19 16 15
0
8 7
High Byte
Low Byte
Word-Register Operation
Register
Memory
Operation
0
Register
Un-
used
19 16 15
0
8 7
CPU Registers
Figure 4-12. Word-Register Operation
and
show 20-bit address-word handling (.A suffix). The handling is shown for a
source register and a destination memory address-word and for a source memory address-word and a
destination register.
Figure 4-13. Register – Address-Word Operation
96
CPUX
SLAU272C – May 2011 – Revised November 2013
Copyright © 2011–2013, Texas Instruments Incorporated