
SFR Registers
Table 1-10. BSL_CIF_CONFIG Values
BSL_CIF_CONFIG_IF[n]
UART [BSL_COM_IF == 00h]
I2C [ BSL_COM_IF == 01h]
0
00h
I2C address (valid values: 0..7Fh)
1 to FFh
N/A
N/A
shows the defined configuration options for the given BSL communication interface.
1.15 SFR Registers
The SFRs are listed in
. The base address for the SFRs is 00100h. Many of the bits inside the
SFRs are described in other chapters throughout this user's guide. These bits are marked with a note and
a reference. See the specific chapter of the respective module for details.
NOTE:
All registers have word or byte register access. For a generic register
ANYREG
, the suffix
"_L" (
ANYREG_L
) refers to the lower byte of the register (bits 0 through 7). The suffix "_H"
(
ANYREG_H
) refers to the upper byte of the register (bits 8 through 15).
Table 1-11. SFR Registers
Offset
Acronym
Register Name
Type
Access
Reset
Section
00h
SFRIE1
Interrupt Enable
Read/write
Word
0000h
00h
SFRIE1_L (IE1)
Read/write
Byte
00h
01h
SFRIE1_H (IE2)
Read/write
Byte
00h
02h
SFRIFG1
Interrupt Flag
Read/write
Word
0082h
02h
SFRIFG1_L (IFG1)
Read/write
Byte
82h
03h
SFRIFG1_H (IFG2)
Read/write
Byte
00h
04h
SFRRPCR
Reset Pin Control
Read/write
Word
000Ch
04h
SFRRPCR_L
Read/write
Byte
0Ch
05h
SFRRPCR_H
Read/write
Byte
00h
49
SLAU272C – May 2011 – Revised November 2013
System Resets, Interrupts, and Operating Modes, System Control Module
(SYS)
Copyright © 2011–2013, Texas Instruments Incorporated