![Texas Instruments LDC3114 Manual Download Page 21](http://html1.mh-extra.com/html/texas-instruments/ldc3114/ldc3114_manual_1095348021.webp)
Table 7-14. EN Register Field Descriptions
Bit
Field
Type
Reset
Description
7
LPEN3
R/W
0h
Channel 3 Low-Power-Enable
0h = Disable Channel 3 in Low Power Mode
1h = Enable Channel 3 in Low Power Mode. EN3 must also be set to
1.
6
LPEN2
R/W
0h
Channel 2 Low-Power-Enable
0h = Disable Channel 2 in Low Power Mode
1h = Enable Channel 2 in Low Power Mode. EN2 must also be set to
1.
5
LPEN1
R/W
0h
Channel 1 Low-Power-Enable
0h = Disable Channel 1 in Low Power Mode
1h = Enable Channel 1 in Low Power Mode. EN1 must also be set to
1.
4
LPEN0
R/W
1h
Channel 0 Low-Power-Enable
0h = Disable Channel 0 in Low Power Mode
1h = Enable Channel 0 in Low Power Mode. EN0 must also be set to
1.
3
EN3
R/W
1h
Channel 3 Enable
0h = Disable Channel 2
1h = Enable Channel 2
2
EN2
R/W
1h
Channel 2 Enable
0h = Disable Channel 2
1h = Enable Channel 2
1
EN1
R/W
1h
Channel 1 Enable
0h = Disable Channel 1
1h = Enable Channel 1
0
EN0
R/W
1h
Channel 0 Enable
0h = Disable Channel 0
1h = Enable Channel 0
7.5.1.13 NP_SCAN_RATE Register (Offset = Dh) [Reset = 01h]
NP_SCAN_RATE is shown in
NP_SCAN_RATE Register Field Descriptions
.
Return to the
Normal Power Mode scan rate
Table 7-15. NP_SCAN_RATE Register Field Descriptions
Bit
Field
Type
Reset
Description
7-4
RESERVED
R/W
0h
Reserved
3
NPFSR
R/W
0h
Normal Power Mode Fast Scan Rate of 160SPS. When set, this bit
will override setting in NPSR only and not NPCS.
2
NPCS
R/W
0h
Continuous key scan in Normal Power mode When set, the scan
cycle is continuous without delay in the Normal Power mode. The
base increment value is fixed. This bit has no effect if the chip is
in Low Power mode. This bit will override the setting in NPSR and
NPFSR registers.
SNOSDD0 – DECEMBER 2021
Copyright © 2021 Texas Instruments Incorporated
21