Copyright © 2017, Texas Instruments Incorporated
Copyright © 2017, Texas Instruments Incorporated
Board Setup Examples
12
SLAU711 – March 2017
Copyright © 2017, Texas Instruments Incorporated
HSDC Pro With Xilinx
®
KCU105
Figure 8. Generating a Tone With HSDC Pro GUI
6. Click the
Create Tones
button and press the
Send
button.
7. The new lane rate (12.288 GHz) and FPGA Clock (307.2 MHz) settings should be shown.
8. Go back to the DAC38J84 GUI and press
2. Reset DAC JESD Core
and
3. Trigger LMK04828
SYSREF
.
9. Connect channel one of the DAC38J84EVM to a spectrum analyzer and verify the signal.
shows the analog output generated by the DAC38J84EVM.
Figure 9. Analog Output by DAC38J84EVM