6.5 Electrical Characteristics: Voltage Output
at 1.7 V ≤ V
DD
≤ 5.5 V, DAC reference tied to VDD, gain = 1x, DAC output pin (OUT) loaded with resistive load (R
L
=
5 kΩ to AGND) and capacitive load (C
L
= 200 pF to AGND), digital inputs at VDD or AGND, and all minimum and maximum
specifications at –40°C ≤ T
A
≤ +125°C and typical specifications at T
A
= 25°C (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
STATIC PERFORMANCE
Resolution
DAC63202
12
Bits
DAC53202
10
INL
Integral nonlinearity
DAC63202
–4
4
LSB
DAC53202
–1
1
DNL Differential nonlinearity
–1
1
LSB
Code 0d into DAC, external reference, V
DD
= 5.5 V
6
12
mV
Code 0d into DAC, internal V
REF
, gain = 4x,
V
DD
= 5.5 V
6
15
Zero-code error temperature
coefficient
Code 0d into DAC
±10
µV/°C
1.7 V ≤ V
DD
< 2.7 V, FBx pin shorted to OUTx, DAC
code: 32d for 12-bit resolution, 8d for 10-bit resolution
–0.75
0.3
0.75
%FSR
2.7 V ≤ V
DD
≤ 5.5 V, FBx pin shorted to OUTx,
DAC code: 32d for 12-bit resolution, 8d for 10-bit
resolution
–0.5
0.25
0.5
Offset-error temperature
coefficient
FBx pin shorted to OUTx, DAC code: 32d for
12-bit resolution, 8d for 10-bit resolution
±0.0003
%FSR/°C
Gain error
Between end-point codes: 32d to 4064d for 12-bit
resolution, 8d to 1016d for 10-bit resolution
–0.5
0.25
0.5
%FSR
Gain-error temperature
coefficient
Between end-point codes: 32d to 4064d for 12-bit
resolution, 8d to 1016d for 10-bit resolution
±0.0008
%FSR/°C
Full-scale error
1.7 V ≤ V
DD
< 2.7 V, DAC at full-scale
–1
1
%FSR
2.7 V ≤ V
DD
≤ 5.5 V, DAC at full-scale
–0.5
0.5
Full-scale-error temperature
coefficient
DAC at full-scale
±0.0008
%FSR/°C
OUTPUT
Output voltage
Reference tied to V
DD
0
V
DD
V
C
L
Capacitive load
R
L
= infinite, phase margin = 30°
200
pF
Phase margin = 30°
1000
Short-circuit current
V
DD
= 1.7 V, full-scale output shorted to A
GND
or
zero-scale output shorted to V
DD
15
mA
V
DD
= 2.7 V, full-scale output shorted to A
GND
or
zero-scale output shorted to V
DD
50
V
DD
= 5.5 V, full-scale output shorted to A
GND
or
zero-scale output shorted to V
DD
60
Output-voltage headroom
To V
DD
(DAC output unloaded, internal reference =
1.21 V), V
DD
≥ 1.21 V
☓
gain + 0.2 V
0.2
V
To V
DD
and A
GND
(DAC output unloaded, external
reference at V
DD
, gain = 1x, the VREF pin is not
shorted to VDD)
0.8
%FSR
To V
DD
and A
GND
(I
LOAD
= 10 mA at V
DD
= 5.5 V, I
LOAD
= 3 mA at V
DD
= 2.7 V, I
LOAD
= 1 mA at V
DD
= 1.8 V),
external reference at V
DD
, gain = 1x, the VREF pin is
not shorted to VDD
10
Z
O
V
FB
DAC output enabled, internal reference (gain = 1.5x or
2x) or external reference at V
DD
(gain = 1x), the VREF
pin is not shorted to VDD
400
500
600
kΩ
DAC output enabled, internal V
REF
, gain = 3x or 4x
325
400
485
SLASF47 – MAY 2022
Copyright © 2022 Texas Instruments Incorporated
5
Product Folder Links: