SSI Registers
1466
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Synchronous Serial Interface (SSI)
20.5.2.6 SSIIM Register (Offset = 14h) [reset = 0h]
SSIIM is shown in
and described in
Return to the
SSI Interrupt Mask
Figure 20-15. SSIIM Register
31
30
29
28
27
26
25
24
RESERVED
R-0h
23
22
21
20
19
18
17
16
RESERVED
R-0h
15
14
13
12
11
10
9
8
RESERVED
R-0h
7
6
5
4
3
2
1
0
RESERVED
EOTIM
DMATXIM
DMARXIM
TXIM
RXIM
RTIM
RORIM
R-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
Table 20-9. SSIIM Register Field Descriptions
Bit
Field
Type
Reset
Description
31-7
RESERVED
R
0h
Reserved
6
EOTIM
R/W
0h
End of Transmit Interrupt Mask
Value Description
0 The end of transmit interrupt is masked.
1 The end of transmit interrupt is not masked.
Reset type: PER.RESET
5
DMATXIM
R/W
0h
SSI Transmit DMA Interrupt Mask
Value Description
0 The transmit DMA interrupt is masked.
1 The transmit DMA interrupt is not masked.
Reset type: PER.RESET
4
DMARXIM
R/W
0h
SSI Receive DMA Interrupt Mask
Value Description
0 The receive DMA interrupt is masked.
1 The receive DMA interrupt is not masked.
Reset type: PER.RESET
3
TXIM
R/W
0h
SSI Transmit FIFO Interrupt Mask
Value Description
0 The transmit FIFO interrupt is masked.
1 The transmit FIFO interrupt is not masked.
Reset type: PER.RESET
2
RXIM
R/W
0h
SSI Receive FIFO Interrupt Mask
Value Description
0 The receive FIFO interrupt is masked.
1 The receive FIFO interrupt is not masked.
Reset type: PER.RESET
1
RTIM
R/W
0h
SSI Receive Time-Out Interrupt Mask
Value Description
0 The receive FIFO time-out interrupt is masked.
1 The receive FIFO time-out interrupt is not masked.
Reset type: PER.RESET
0
RORIM
R/W
0h
SSI Receive Overrun Interrupt Mask
Value Description
0 The receive FIFO overrun interrupt is masked.
1 The receive FIFO overrun interrupt is not masked.
Reset type: PER.RESET