SSI Registers
1463
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Synchronous Serial Interface (SSI)
20.5.2.3 SSIDR Register (Offset = 8h) [reset = 0h]
SSIDR is shown in
and described in
Return to the
SSI Data
Figure 20-12. SSIDR Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
DATA
R-0h
R/W-0h
Table 20-6. SSIDR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-16
RESERVED
R
0h
Reserved
15-0
DATA
R/W
0h
SSI Receive/Transmit Data
A read operation reads the receive FIFO. A
write operation writes the transmit FIFO.Software
must right-justify data when the SSI is programmed for a data
size that is less than 16 bits. Unused bits at the top are
ignored by the transmit logic. The receive logic automatically
right-justifies the data.
Reset type: PER.RESET