Register Descriptions
1407
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Serial Bus (USB) Controller
18.5.56 USB VBUS Droop Control Raw Interrupt Status Register (USBVDCRIS), offset 0x434
The USB VBUS droop control raw interrupt status 32-bit register (USBVDCRIS) specifies the unmasked
interrupt status of the VBUS droop limit of 65 microseconds.
Mode(s):
OTG A or Host
USBVDCRIS is shown in
and described in
Figure 18-67. USB VBUS Droop Control Raw Interrupt Status Register (USBVDCRIS)
31
1
0
Reserved
VD
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 18-72. USB VBUS Droop Control Raw Interrupt Status Register (USBVDCRIS)
Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
0
Reserved. Reset is 0x0000.000.
0
VD
VBUS Droop Raw Interrupt Status.
This bit is cleared by writing a 1 to the VD bit in the USBVDCISC register.
0
A VBUS droop lasting for 65 microseconds has been detected.
1
An interrupt has not occurred.