Host Bus Mode
1243
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
External Peripheral Interface (EPI)
(1)
"X" indicates the state of this field is a don't care.
(2)
When an entry straddles several row, the signal configuration is the same for all rows.
(3)
In this mode, halfword accesses are used. A0 is the LSB of the address and is equivalent to the internal Cortex-M3 A1 address.
This pin should be connected to A0 of 16-bit memories.
Table 17-7. EPI Host-Bus 16 Signal Connections
(1) (2)
EPI Signal
{CSCFGEXT,CSCF
G}
BSEL
HB16 Signal
(MODE=ADMUX)
(3)
HB16 Signal
(MODE-
ADNOMUX)
B16 Signal
MODE=XFIFO)
EPI0S0
X
X
AD0
D0
D0
EPI0S1
X
X
AD1
D1
D1
EPI0S2
X
X
AD2
D2
D2
EPI0S3
X
X
AD3
D3
D3
EPI0S4
X
X
AD4
D4
D4
EPI0S5
X
X
AD5
D5
D5
EPI0S6
X
X
AD6
D6
D6
EPI0S7
X
X
AD7
D7
D7
EPI0S8
X
X
AD8
D8
D8
EPI0S9
X
X
AD9
D9
D9
EPI0S10
X
X
AD10
D10
D10
EPI0S11
X
X
AD11
D11
D11
EPI0S12
X
X
AD12
D12
D12
EPI0S13
X
X
AD13
D13
D13
EPI0S14
X
X
AD14
D14
D14
EPI0S15
X
X
AD15
D15
D15
EPI0S16
X
X
A16
A0
(3)
-
EPI0S17
X
X
A17
A1
-
EPI0S18
X
X
A18
A2
-
EPI0S19
X
X
A19
A3
-
EPI0S20
X
X
A20
A4
-
EPI0S21
X
X
A21
A5
-
EPI0S22
X
X
A22
A6
-
EPI0S23
X
X
A23
A7
-
EPI0S24
0x0,0x1,0x2
0
A24
A8
-
1
0x3
0
1
BSEL0
BSEL0
0x4,0x5
0
A24
A8
1
0x6
0
1
BSEL0
BSEL0
0x7
0
-
A8
1
EPI0S25
0x0, 0x1
X
A25
A9
-
0x2
0
A25
A9
CS1
1
BSEL0
BSEL0
0x3
0
A25
A9
1
BSEL1
BSEL1
0x4
0
A25
A9
1
BSEL0
BSEL0
0x5
0
A25
A9
1
BSEL0
BSEL0