Multi-Channel Buffered Serial Port (McBSP)
Multi-Channel Buffered Serial Port (McBSP)
McBSP Block Diagram
16
TX FIFO_15
TX FIFO_0
DXR2 TX Buffer
XSR2
16
TX FIFO_15
TX FIFO_0
DXR1 TX Buffer
XSR1
16
RX FIFO_15
RX FIFO_0
DRR2 RX Buffer
RBR2 Register
16
RX FIFO_15
RX FIFO_0
DRR1 RX Buffer
RBR1 Register
16
RSR2
16
RSR1
DX
DR
FSX
FSR
CLKX
CLKR
Definition: Bit and Word
CLK
b7 b6 b5 b4 b3 b2 b1 b0
Word
FS
a1 a0
Bit
D
“Word” or “channel” contains
number of bits (8, 12, 16, 20, 24, 32)
“Bit” - one data bit per SP clock period
C28x - Communications
11 - 17
Summary of Contents for C28 Series
Page 64: ...Summary 3 16 C28x Peripheral Registers Header Files ...
Page 78: ...Interrupt Sources 4 14 C28x Reset and Interrupts ...
Page 218: ...Lab 9 DSP BIOS 9 22 C28x Using DSP BIOS ...
Page 244: ...Lab 10 Programming the Flash 10 26 C28x System Design ...
Page 273: ...Appendix A eZdsp F2812 C28x Appendix A eZdsp F2812 A 1 ...
Page 276: ...Appendix P2 Expansion Interface A 4 C28x Appendix A eZdsp F2812 ...
Page 277: ...Appendix P4 P8 P7 I O Interface C28x Appendix A eZdsp F2812 A 5 ...
Page 278: ...Appendix A 6 C28x Appendix A eZdsp F2812 ...
Page 279: ...Appendix P5 P9 Analog Interface C28x Appendix A eZdsp F2812 A 7 ...
Page 282: ...Appendix A 10 C28x Appendix A eZdsp F2812 TP1 TP2 Test Points ...