9.5.1.21 MRCTRL Register (Address = 0x30) [reset = 0x2A]
.
Return to
.
Figure 9-36. MRCTRL Register
7
6
5
4
3
2
1
0
MR_RESET_VI
N
MR_WAKE1_TI
MER
MR_WAKE2_TI
MER
MR_RESET_WARN_1:0
MR_HW_RESET_1:0
RESERVED
R/W-1b0
R/W-1b0
R/W-1b1
R/W-2b01
R/W-2b01
R/W-1b0
Table 9-30. MRCTRL Register Field Descriptions
Bit
Field
Type
Reset
Description
7
MR_RESET_VIN
R/W
1b0
VIN Power Good gated MR Reset Enable
1b0 = Reset sent when /MR reset time is met regardless of VIN state
1b1 = Reset sent when MR reset is met and Vin is valid
6
MR_WAKE1_TIMER
R/W
1b0
Wake 1 Timer setting
1b0 = 125 ms
1b1 = 500 ms
5
MR_WAKE2_TIMER
R/W
1b1
Wake 2 Timer setting
1b0 = 1 s
1b1 = 2 s
4-3
MR_RESET_WARN_1:0
R/W
2b01
MR Reset Warn Timer setting
2b00 = MR_HW_RESET - 0.5 s
2b01 = MR_HW_RESET - 1.0 s
2b10 = MR_HW_RESET - 1.5 s
2b11 = MR_HW_RESET - 2.0 s
2-1
MR_HW_RESET_1:0
R/W
2b01
MR HW Reset Timer setting
2b00 = 4 s
2b01 = 8 s
2b10 = 10 s
2b11 = 14 s
0
RESERVED
R/W
1b0
Reserved
SLUSEC5 – DECEMBER 2020
Copyright © 2020 Texas Instruments Incorporated
61
Product Folder Links:
Summary of Contents for BQ25157
Page 107: ...D Max E Max 2 045 mm Min 1 645 mm Min 1 985 mm 1 585 mm...
Page 108: ......
Page 109: ......