
PCB Layout Guidelines
10
SLUUC60 – February 2020
Copyright © 2020, Texas Instruments Incorporated
BQ24800 EVM
4
PCB Layout Guidelines
The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of
the components to minimize high frequency current path loop is important to prevent electrical and
magnetic field radiation and high-frequency resonant problems. Here is a PCB layout priority list for proper
layout. Layout of the PCB according to this specific order is essential.
1. Place input capacitor as close as possible to switching MOSFET’s supply and ground connections and
use the shortest possible copper trace connection. These parts should be placed on the same layer of
PCB instead of on different layers and using vias to make this connection.
2. The IC should be placed close to the switching MOSFET’s gate pins and keep the gate drive signal
traces short for a clean MOSFET drive. The IC can be placed on the other side of the PCB from the
switching MOSFETs.
3. Place the inductor input pin to the switching MOSFET’s output pin as close as possible. Minimize the
copper area of this trace to lower electrical and magnetic field radiation but make the trace wide
enough to carry the charging current. Do not use multiple layers in parallel for this connection.
Minimize parasitic capacitance from this area to any other trace or plane.
4. The charging current sensing resistor should be placed right next to the inductor output. Route the
sense leads connected across the sensing resistor back to the IC in same layer, close to each other
(minimize loop area) and do not route the sense leads through a high-current path. Place decoupling
capacitor on these traces next to the IC.
5. Place the output capacitor next to the sensing resistor output and ground.
6. Output capacitor ground connections need to be tied to the same copper that connects to the input
capacitor ground before connecting to system ground.
7. Use a single ground connection to tie charger power ground to charger analog ground. Just beneath
the IC, use analog ground copper pour but avoid power pins to reduce inductive and capacitive noise
coupling.
8. Route analog ground separately from power ground. Connect analog ground and connect power
ground separately. Connect analog ground and power ground together using the power pad as the
single ground connection point or using a 0-
Ω
resistor to tie analog ground to power ground (power
pad should tie to analog ground in this case, if possible).
9. Decoupling capacitors should be placed next to the IC pins and make the trace connection as short as
possible.
10. It is critical that the exposed power pad on the backside of the IC package be soldered to the PCB
ground. Ensure that there are sufficient thermal vias directly under the IC, connecting to the ground
plane on the other layers.
11. The via size and number should be enough for a given current path.
See the EVM design for the recommended component placement with trace and via locations. For the
WQFN information, see
Quad Flatpack No-Lead Logic Packages Application Report
and
PCB Attachment Application Report
.