Valid Address
D0
D1
D2
D3
OUT
IN
OUT
CSONTIME
ADVONTIME
ADVRDOFFTIME
OEONTIME
OEOFFTIME
CLKACTIVATIONTIME
CSRDOFFTIME0
RDACCESSTIME
RDCYCLETIME0
RDCYCLETIME1
CSRDOFFTIME1
GPMC_FCLK
GPMC_CLK
nBE1/nBE0
nCS
nADV
nOE
DIR
WAIT
Valid Address
A[27:17]
A[16:1]/D[15:0]
PAGEBURSTACCESSTIME
PAGEBURSTACCESSTIME
PAGEBURSTACCESSTIME
GPMC
7.1.3.3.10.2.2 Synchronous Multiple (Burst) Read (4-, 8-, 16-Word16 Burst With Wraparound Capability)
and
show a synchronous multiple read operation with GPMCFCLKDivider equal
to 0 and 1, respectively.
Figure 7-19. Synchronous Multiple (Burst) Read (GPMCFCLKDIVIDER = 0)
291
SPRUH73H – October 2011 – Revised April 2013
Memory Subsystem
Copyright © 2011–2013, Texas Instruments Incorporated