Registers
1725
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Serial Bus 2.0 (USB) Controller
Table 34-69. Control Status Register for Host Receive Endpoint (HOST_RXCSR) Field
Descriptions (continued)
Bit
Field
Value
Description
0
RXPKTRDY
0-1
This bit is set when a data packet has been received. You should clear this bit when the
packet has been unloaded from the Receive FIFO. An interrupt is generated when the bit is
set.
34.4.40 Count 0 Register (COUNT0)
The count 0 register (COUNT0) is shown in
and described in
Figure 34-66. Count 0 Register (COUNT0)
15
7
6
0
Reserved
EP0RXCOUNT
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 34-70. Count 0 Register (COUNT0) Field Descriptions
Bit
Field
Value
Description
15-7
Reserved
0
Reserved
6-0
EP0RXCOUNT
0-7Fh
Indicates the number of received data bytes in the Endpoint 0 FIFO. The value returned changes as
the contents of the FIFO change and is only valid while RXPKTRDY of PERI_CSR0 or
HOST_CSR0 is set.
34.4.41 Receive Count Register (RXCOUNT)
The receive count register (RXCOUNT) is shown in
and described in
.
Figure 34-67. Receive Count Register (RXCOUNT)
15
13
12
0
Reserved
EPRXCOUNT
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 34-71. Receive Count Register (RXCOUNT) Field Descriptions
Bit
Field
Value
Description
15-13
Reserved
0
Reserved
12-0
EPRXCOUNT
0-1FFFh
Holds the number of received data bytes in the packet in the Receive FIFO. The value
returned changes as the contents of the FIFO change and is only valid while RXPKTRDY of
PERI_RXCSR or HOST_RXCSR is set.