![Texas Instruments AM1808 Technical Reference Manual Download Page 1377](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581377.webp)
Registers
1377
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Serial ATA (SATA) Controller
28.4.3 Interrupt Status Register (IS)
The interrupt status register (IS) indicates which port inside of the subsystem has a pending interrupt. The
IS is shown in
and described in
Figure 28-3. Interrupt Status Register (IS)
31
16
Reserved
R-0
15
2
1
0
Reserved
IPS[
n
]
R-0
R/W1C-0
LEGEND: R/W = Read/Write; R = Read only; W1C = Write 1 to clear; -
n
= value after reset
Table 28-7. Interrupt Status Register (IS) Field Descriptions
Bit
Field
Value
Description
31-2
Reserved
0
Reserved.
1-0
IPS[
n
]
0-1
Interrupt Pending Status. If a bit
n
is set to 1 If set, the corresponding Port has an interrupt pending.
Software can use this information to determine which Ports require service after an interrupt. The bits of
this field are set by the Ports that have interrupt events pending in the port interrupt status register
(P0IS) bits and enabled by the port interrupt enable register (P0IE) bits. Set bits are cleared by the
software writing 1 to all bits to clear.